



### ePIC SVT WP3 Electrical Interfaces Meeting

July 11, 2024

# ePIC SVT L4 multilayered multicomponent FPC from LTU: current status

#### **RPE LTU:**

Vyacheslav (Slava) Borshchov Ihor Tymchuk <u>(responsible, speaker)</u> Maksym Protsenko



# Outline

- Base layout, cross-sections and some design features
- Flexible layers of M-FPC and B-FPCs
- Base assembly work flows
- Assembling M-FPC and B-FPCs
- Assembled technological ePIC SVT L4 FPC
- Possible approach to aligning M-FPC and B-FPCs
- Outcomes from technological FPC creating stage
- Conclusions



### **Base layout and cross-section**



July 11, 2024

ePIC SVT WP3 Electrical Interfaces Meeting

viatcheslav.borshchov@cern.ch,

ihor.tymchuk@cern.ch

### **Technological M-FPC: flexible layers**

#### Cover Layer (M-FPC-CL) – Kapton (25um)

| ePIC SVT FPCs 3 *- •• | B Inchnological Main FPC (M FPC) |                  |  |
|-----------------------|----------------------------------|------------------|--|
|                       |                                  |                  |  |
| ·····                 |                                  | <br>111<br>11111 |  |

#### Signal Layer (M-FPC-SL) - LTU-15-10 (AI 15um, Pi-10um)



#### Spacer Layer (M-FPC-SpL) – Kapton 25um

| TE- S | ePIC S | VT/FPCs 📱 📅 🔹 |      | DiSpaper Layer (MARPO GpL/ Voi | : -  |
|-------|--------|---------------|------|--------------------------------|------|
|       |        |               |      |                                |      |
| Ш.    |        |               | **** |                                | ull. |

#### GND Layer (M-FPC-GL) – LTU-15-10 (AI 15um, Pi-10um)



ePIC SVT WP3 Electrical Interfaces Meeting

viatcheslav.borshchov@cern.ch,



L

### **Technological B-FPCs: flexible layers**



ePIC SVT WP3 Electrical Interfaces Meeting

## Base assembly work flow(s) for M-FPC and B-FPCs

### Stage 1: 2-layered FPC (Signal Layer + Spacer Layer)

Aligning and laminating Spacer Layer to Signal Layer
Visual inspection

#### Stage 2: <u>3-layered FPC (2-layered FPC + GND Layer)</u>

- Aligning and laminating GND Layer to 2-layered FPC
- SpTABing Signal Layer to GND Layer
- > Electrical tests (circuits integrity), visual inspection
- Protecting SpTAB joints (glue)
- > Electrical tests (circuits integrity), visual inspection

### Stage 3: <u>4-layered FPC (3-layered FPC +Cover Layer+SMDs)</u>

- Aligning, laminating Cover Layer to 3-layered FPC
- Visual inspection
- Soldering SMDs (0201 capacitors on B-FPC or resistors on M-FPC)
- Electrical tests (capacitance or resistance)
- Electrical tests (SpTABs), visual inspection



1 h

## **Assembling technological M-FPC**

#### Stage 1: 2-layered FPC (Signal Layer + Spacer Layer)



#### Stage 2: <u>3-layered FPC (2-layered FPC + GND Layer)</u>



#### Stage 3.1: 4-layered FPC (3-layered FPC + Cover Layer+SMDs)







### **Assembling technological B-FPCs**

Stage 1: 2-layered FPC (Signal Layer + Spacer Layer)

**B-FPC-A** 





B-FPC-A

FPCs

PIC SVT





**B-FPC-A** 

FPCs

SVT

PIC



ihor.tymchuk@cern.ch

Stage 3.2: <u>4-layered FPC</u>

(4-layered FPC+SMDs)

**B-FPC-B** 

•

## **Technological ePIC SVT L4 FPCs**

#### Set of multilayered FPCs (M-FPC+ B-FPCs) for ePIC SVT multilayered multicomponent FPC



#### Assembly steps M-FPC+B-FPCs

- > Aligning and laminating M-FPC to B-FPC
- > SpTABing Signal Layer M-FPC to Signal Layer B-FPC-A
- > Electrical tests (circuits integrity), visual inspection
- Protecting SpTAB joints (glue)
- > Electrical tests (circuits integrity), visual inspection



Assembled technological multilayered multicomponent ePIC SVT L4 FPC

July 11, 2024



# Possible approach to aligning FPCs and 3-D printed jig for assembling ePIC SVT FPC



ePIC SVT WP3 Electrical Interfaces Meeting

ihor.tymchuk@cern.ch

## **Outcomes from creating technological FPC**

- > Designs of flexible layers and assembled M-FPC and B-FPCs are checked and verified
- The designs are ok but some insignificant but important modifications (relating to manufacturing but not to base design/routing) need to be implemented in the designs for next iteration (prototypes)
- > Assembly work flows for M-FPC and B-FPCs are checked and verified
- Assembly work flow for ePIC SVT FPC preliminary verified (1<sup>st</sup> FPC) but will be confirmed/verified (2<sup>nd</sup> FPC)
- Possible approach for aligning M-FPC with B-FPCs based on aligning pins is developed, proposed and improved. Possible approach is preliminary tested and verified on improved 3D-printed jig. Proposed approach might be considered as possible option for further assembling ePIC SVT FPCs with real LAS during creating staves
- Modifying designs (photomasks) for the prototypes is launched this week



## Conclusions

- Designs of ePIC SVT FPC and its components (M-FPC and B-FPCs) are developed and designed in close cooperation with STFC team, designs are approved in the end of May
- For checking and verifying base approach, design and assembly features technological ePIC SVT FPCs and components for them are developed, designed and manufactured.
- Technological FPCs are assembled (M-FPC, B-FPCs, ePIC SVT FPC) and developed assembly work flows are verified and worked-off
- Possible approach for aligning M-FPC on B-FPCs is developed, proposed and preliminary verified (3D-printed out jig is used). Proposed approach might be implemented in further assembling ePIC SVT FPCs with real LAS during creating staves



# Thanks a lot

# for your attention!

With the best wishes from Ukraine!

13

