***ATTENTION Indico Users***

Notice: LaTeX services are temporarily disabled and will be reintroduced in 3.3.12 which is currently being planned

Please see the News section for more information.

AC-LGAD working group meeting

US/Eastern
Description

Meeting for all AC-LGAD subsystems to discuss topics of common interest (e.g. sensors, ASICs, testbeams).

 

Join ZoomGov Meeting
https://bnl.zoomgov.com/j/1602996456?pwd=NHlISDV4bWpDTlZVZjFWNzdkMEtBZz09

 

 

General agenda:

1) Short updates from institutions on AC-LGAD efforts

2) Discussion of plan/goals for potential SPS testbeam et al.

3) Question which need to be addressed before a new sensor production can be ordered.

SPS testbeam:

  • July 22nd to 27th, in parallel with ATLAS HGTD
  • Need to compile a list of needed equipment for our setup:
    • Plan for 6 DUTs: 
      • 2 large AC-LGADs + analog (FNAL style) boards + digitizers
      • 2 EICROC0 + small pixels with Xilinx readout
      • 2 large strip AC-LGADs with FCFDv1.
    • Need LV, HV, mounts, cabling, FPGA boards, etc.
  • Export control needs to be followed for equipment being shipped to CERN.
    • Would like to leverage local CERN/European groups for some of the equipment to make things easier.
  • Need account at CERN to pay for rental of equipment.
  • Need to clarify which telescope we will have access to, how much space, etc.

 

UCSC

  • Laser testing of sensors can be done quickly and then shipped.
  • 16 channel digitizer (CAEN)
  • Can send one person.
  • HGTD uses cold box which can take up the entire space - need to clarify.

 

UIC update

  • Work done on vacuum fixture for BTOF assembly.
  • SPS testbeam inventory (thank you, Grigory!):
    • Can send 1 person.
    • Cooling blocks
    • a CAEN HV supply (4 channels)
    • 1 CAEN 16 channel digitizer (DT5742B)
    • Experience to fabricate small setup if needed.

 

BNL (power boards + EICROC1 setup) + Rice (Tonko)

  • 1 power board (of 3) remaining to complete.
  • 1 will be sent to Rice, others will remain here for EICROC1 + RBv1 testing.
  • Documentation needs to be compiled and put together.
  • By the end of the week initial testing with RBv1 setup complete.
    • Next step is getting EICROC1 to BNL + testboard.
    • And wirebonding ASIC to board.
  • Power board not fully needed yet - ASIC powered by testboard, for now -- later by power board on real modules.

 

BNL (EICROC0 setup and testing)

  • Still issues with trigger delay settings, and discrepancy in behavior between old and new Xilinx setup.
    • Only able to get good data from older one.

 

EICROC2 update

  • Issues in readout concept - read 8 neighbors vs. 4 neighbors.
    • 4 is easier, but degrades spatial resolution performance from charge sharing.
      • Can we estimate by how much it reduces the spatial resolution?
  • Triplication of sensitive circuits for radiation hardness.
  • Tonko (slide 5)
    • Architecture assumes knowledge of requirements --> but certain things are not discussed with users.
    • Such as, not having TDC data from neighboring pixels -- could be a problem.
    • Discussion should be had among users to ensure ASIC can provide for needs of physics.
    • Black events for calibrations.
    • Need a formal approach on the back and forth discussion on the EICROC design progress.
  • Dead time based on a 20Hz to 200Hz range of per pixel rates.
    • 0.028% for 20Hz, x10 larger data loss for 200 Hz rate.
  • Current architecture fits with 130nm technology, but just barely.
    • How much of an issue does this potentially cause?
  • First iteration of full digital RTL architecture by late Summer 2026.
    • First iteration of full chip by the Fall.
  • Alessandro
    • What happens if two pixels are above threshold as neighbors? 
      • You get two TDC values - doesn't hurt, architecture doesn't have a problem with it.

 

 

 

There are minutes attached to this event. Show them.
    • 09:30 09:40
      Overview and current goals 10m
      Speaker: Alexander Jentsch (Brookhaven National Laboratory)
    • 09:40 10:00
      AC-LGAD testbeam results from DESY and updates on Japan testbeam 20m
      Speaker: Satoshi Yano (Hiroshima University)
    • 10:00 10:10
      TOF-Japan updates 10m
      Speaker: Taku Gunji (Center for Nuclear Study, the University of Tokyo)
    • 10:10 10:20
      Efforts from UCSC 10m
      Speakers: Simone Mazza (University of California - Santa Cruz), Simone Michele Mazza
    • 10:20 10:30
      Efforts from UIC 10m
      Speaker: Grigory Nigmatkulov (University of Illinois Chicago)
    • 10:30 10:40
      Efforts from U. Hawaii 10m
      Speakers: Jennifer Ott (University of California, Santa Cruz (US)), Jennifer Ott (University of Hawaii Manoa)
    • 10:40 10:50
      Efforts from BNL 10m
      Speakers: Alexander Jentsch (Brookhaven National Laboratory), Prithwish Tribedy (BNL)
    • 10:50 11:00
      Efforts from Rice - RBv1 10m
      Speaker: Tonko Ljubicic (Rice Uni)
    • 11:00 11:10
      Work on EICROC2 digital architecture 10m
      Speaker: Alexandre SOULIER (member@cnrs.fr;employee@cnrs.fr;staff@cnrs.fr)
    • 11:10 11:20
      Efforts from LBL 10m
      Speaker: Dr Yu Hu (Lawrence Berkeley National Laboratory)
    • 11:20 11:30
      Update from IJCLab 10m
      Speaker: Dominique Marchand (IJCLab Orsay)